首页>
外国专利>
METHOD FOR FORMING MINIMUM AREA STRUCTURES FOR SUB-MICRON CMOS ESD PROTECTION IN INTEGRATED CIRCUIT STRUCTURES WITHOUT EXTRA IMPLANT AND MASK STEPS, AND ARTICLES FORMED THEREBY
METHOD FOR FORMING MINIMUM AREA STRUCTURES FOR SUB-MICRON CMOS ESD PROTECTION IN INTEGRATED CIRCUIT STRUCTURES WITHOUT EXTRA IMPLANT AND MASK STEPS, AND ARTICLES FORMED THEREBY
A method and resulting structure is disclosed for extending or enlarging the effective volumes of one or more source, drain, and/or emitter regions of integrated circuit structures such as an SCR structure and/or an MOS structure designed to protect an integrated circuit structure from damage due to electrostatic discharge (ESD). The additional effective volume allows the SCR and/or MOS protection devices to handle additional energy from an electrostatic discharge applied, for example, to I/O contacts electrically connected to the SCR protection structure. The additional effective volume is obtained, without additional doping or masking steps, by forming individual deep doped regions or wells, beneath one or more heavily doped source, drain, and emitter regions, at the same time and to the same depth and doping concentration as conventional main P wells and/or N wells which are simultaneously formed in the substrate, whereby no additional masks and implanting steps are needed.
展开▼