首页> 外国专利> process for merhfachen bits per cell flash eeprom, memory seitenprogrammierungsmodus and adaptive reading strategy

process for merhfachen bits per cell flash eeprom, memory seitenprogrammierungsmodus and adaptive reading strategy

机译:每个单元的merhfachen位的处理闪存,存储器seitenprogrammierungsmodus和自适应读取策略

摘要

An improved reading structure (110) for performing a read operation in an array of multiple bits-per-cell flash EEPROM memory cells is provided. A memory core array (12) includes a plurality of memory cells, each being previously programmed to one of a plurality of memory conditions defined by memory core threshold voltages. A reference cell array (22) includes a plurality of reference core cells which are selected together with a selected core cell and provides selectively one of a plurality of reference cell bit line voltages defined by reference cell threshold voltages. Each of the reference cells are previously programmed at the same time as when the memory core cells are being programmed. A precharge circuit (36) is used to precharge the array bit lines and the reference bit lines to a predetermined potential. A detector circuit (28) is responsive to the bit line voltages of the reference cells for generating strobe signals. A reading circuit (26) is responsive to the strobe signals for comparing the memory core threshold voltage with each of the reference cell threshold voltages.
机译:提供了一种改进的读取结构(110),用于在每单元多个位的快闪EEPROM存储单元的阵列中执行读取操作。存储核心阵列(12)包括多个存储单元,每个存储单元预先被编程为由存储核心阈值电压限定的多个存储条件之一。参考单元阵列(22)包括与选择的核心单元一起选择的多个参考核心单元,并且选择性地提供由参考单元阈值电压限定的多个参考单元位线电压之一。每个参考单元与存储核心单元被编程时同时被预先编程。预充电电路(36)用于将阵列位线和参考位线预充电到预定电位。检测器电路(28)响应于参考单元的位线电压以产生选通信号。读取电路(26)响应选通信号,以将存储器核心阈值电压与每个参考单元阈值电压进行比较。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号