首页> 外国专利> Test pattern for monitoring metal corrosion on integrated circuit wafers

Test pattern for monitoring metal corrosion on integrated circuit wafers

机译:用于监视集成电路晶片上的金属腐蚀的测试图案

摘要

A method and metal test pattern for monitoring metal corrosion susceptibility for integrated circuit wafers. Test patterns having an array of metal circles to simulate contact regions, an array of metal strips to simulate electrode regions, and a blanket metal layer to simulate bulk metal regions are formed. A first number of defects per unit area for the test patterns is measured, using a defect scan system. The test pattern wafers are then subjected to environmental stress conditions for a first time and a second number of defects per unit area for the test patterns is measured, again using a defect scan system. The difference between the second number and the first number is compared with a critical number. If excessive corrosion occurs the process for producing wafers is corrected before continuing to process product wafers.
机译:一种用于监视集成电路晶片的金属腐蚀敏感性的方法和金属测试图案。形成具有金属圆形阵列以模拟接触区域,金属带阵列以模拟电极区域以及覆盖金属层以模拟体金属区域的测试图案。使用缺陷扫描系统来测量用于测试图案的每单位面积的缺陷的第一数量。然后再次使用缺陷扫描系统,使测试图案晶片第一次经受环境应力条件,并且测量测试图案的每单位面积的第二数量的缺陷。将第二个数字和第一个数字之间的差异与临界数字进行比较。如果发生过度腐蚀,则在继续加工产品晶片之前,应校正晶片生产过程。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号