首页> 外国专利> Flash memory and method for data storage, comprising circuits for control of threshold voltage of memory cells and reprogramming when below set verification value

Flash memory and method for data storage, comprising circuits for control of threshold voltage of memory cells and reprogramming when below set verification value

机译:闪存和用于数据存储的方法,包括用于控制存储单元的阈值电压并在低于设定的验证值时重新编程的电路

摘要

The page-erasable flash memory (MEM1) comprises a flash memory array (FMA), which contains transistors with floating gates connected to the word lines forming pages belonging to sectors (S1,S2...S8), and the control circuits comprising a counter (CMPT) formed by at least one row of transistors, the page address reading circuits including a shift register (SREG), a conversion circuit (CONVC), and a zero-detector (DETZ), and the counter increment circuits including the shift register and a programming register containing latches (LT). The circuits are connected so that the reprogramming of programmed transistors is carried out when the threshold voltage of transistors is below a set verification voltage. The page address reading circuits also comprise the counter word reading circuits including a counter decoder (CDEC), a sense amplifier (SA), the zero-detector, and a column address counter (CAC), the page address high-value bit delivery circuits including the conversion circuit and a multiplexer (MUX1), and the page address low-value bit delivery circuits including the conversion circuit and a multiplexer (MUX1), and the page address low-value bit delivery circuits including the column address counter and a multiplexer (MUX2). The circuits for the counter increment are connected for the programming of at least one counter transistor without erasing other transistors, and the transistor programmed at each increment is the next according to the direction of reading the counter. The page control circuits also comprise a row decoder (XDEC1) and the sense amplifier for reading a word of page by applying the first read voltage (Vread), for reading the same word of page by applying the second read, that is verify, voltage (Vvrfy), for comparing the two readings by a comparator (COMP), and for the reprogramming of transistors if the two readings (W1,W2) are different. The page erasing is by applying a positive erase voltage (Ver+) to the source or the drain electrodes of all transistors of the sector comprising the page. The row decoder (XDEC1) contains adapters for applying a polarization or a negative erase voltage (Vpol,Ver-) to the gates of transistors of the page to be erased, and for applying a positive inhibition or row decoder voltage (Vinhib,Vpcx) to the gates of transistors of one or more pages not to be erased. The adapter circuits receive a page selection signal and deliver the positive voltage (Vpcx) when teh page is not selected and the memory is in the erase mode, or when the page is selected and the memory is not in the erase mode, and the polarization voltage (Vpol), which is below the positive voltage (Vpcx), when the page is selected and the memory is in the erase mode, or when the page is not selected and the memory is not in the erase mode. During the page erasing the polarization voltage (Vpol) is equal to the erase voltage (Ver-) and the positive voltaage (Vpcx) is equal to the inhibition voltage (Vinhib); during the word reading the polarization voltage is equal to the ground potential and the positive voltage is equal to the read voltage. Each adapter circuit contains an output inverter stage and a control stage with an exclusive-OR gate. The positive erase voltage (Ver+) is applied to the source or the drain electrodes of transistors by the intermediary of a material forming the channel of transistors.
机译:页面可擦除闪存(MEM1)包括闪存阵列(FMA),其中包含具有浮栅的晶体管,浮栅连接到形成属于扇区的页面的字线(S1,S2 ... S8),控制电路包括由至少一行晶体管形成的计数器(CMPT),包括移位寄存器(SREG),转换电路(CONVC)和零检测器(DETZ)的页地址读取电路以及包括移位的计数器增量电路寄存器和包含锁存器(LT)的编程寄存器。连接电路,以便在晶体管的阈值电压低于设定的验证电压时对已编程的晶体管进行重新编程。页面地址读取电路还包括计数器字读取电路,该计数器字读取电路包括计数器解码器(CDEC),读出放大器(SA),零检测器和列地址计数器(CAC),页面地址高值位传送电路包括转换电路和多路复用器(MUX1),包括转换电路和多路复用器(MUX1)的页面地址低值位传送电路,以及包括列地址计数器和多路复用器的页面地址低值位传送电路(MUX2)。连接用于计数器增量的电路以用于至少一个计数器晶体管的编程而不擦除其他晶体管,并且根据读取计数器的方向,以每个增量编程的晶体管是下一个。页面控制电路还包括行解码器(XDEC1)和读出放大器,用于通过施加第一读取电压(Vread)来读取页面字,通过施加第二读取电压(即验证电压)来读取页面的同一字。 (Vvrfy),用于通过比较器(COMP)比较两个读数,如果两个读数(W1,W2)不同,则用于晶体管的重新编程。页面擦除是通过向构成页面的扇区的所有晶体管的源极或漏极施加正擦除电压(Ver +)来实现的。行解码器(XDEC1)包含适配器,用于将极化或负擦除电压(Vpol,Ver-)施加到要擦除页面的晶体管的栅极,并用于施加正抑制或行解码器电压(Vinhib,Vpcx)一页或更多页的晶体管的栅极不被擦除。所述适配器电路接收页面选择信号,并提供该正的电压(Vpcx)当未选择TEH页面和存储器处于擦除模式时,或者当选择了页和存储器未处于擦除模式,和偏振电压(VPOL),当选择了页和存储器处于擦除模式时,或当未选择的页面和存储器未处于擦除模式,低于正电压(Vpcx)。在页面擦除期间,极化电压(Vpol)等于擦除电压(Ver-),正电压(Vpcx)等于禁止电压(Vinhib);在字读取期间,极化电压等于地电位,而正电压等于读取电压。每个适配器电路包含一个输出反相器级和一个具有“异或”门的控制级。通过形成晶体管的沟道的材料的中间,将正擦除电压(Ver +)施加到晶体管的源极或漏极。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号