首页> 外国专利> Method and apparatus for achieving architectural correctness in a multi-mode processor providing floating-point support

Method and apparatus for achieving architectural correctness in a multi-mode processor providing floating-point support

机译:在提供浮点支持的多模式处理器中实现架构正确性的方法和装置

摘要

A method comprising fetching an input from at least one of a plurality of floating-point registers and detecting whether the input includes a token. If the token is detected in the input, checking what mode the processor is in. If the processor is in a first mode, processing the input to render an arithmetic result. If the processor is in a second mode, performing a token specific operation. And producing an output. The present invention also provides a processor comprising a first instruction set engine, a second instruction set engine, and a mode identifier. A plurality of floating-point registers are shared by the first instruction set engine and the second instruction set engine. A floating-point unit is coupled to the floating-point registers. The floating-point unit processes an input responsive to the mode identifier and the input to produce an output.
机译:一种方法,包括从多个浮点寄存器中的至少一个获取输入,并检测该输入是否包括令牌。如果在输入中检测到令牌,则检查处理器处于哪种模式。如果处理器处于第一模式,则处理输入以呈现算术结果。如果处理器处于第二模式,请执行令牌特定操作。并产生输出。本发明还提供了一种处理器,包括第一指令集引擎,第二指令集引擎和模式标识符。第一指令集引擎和第二指令集引擎共享多个浮点寄存器。浮点单元耦合到浮点寄存器。浮点单元响应于模式标识符和输入来处理输入以产生输出。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号