首页> 外国专利> Low-power Booth-encoded array multiplier

Low-power Booth-encoded array multiplier

机译:低功耗布斯编码的阵列乘法器

摘要

An enhanced Booth-encoded adder-array multiplier where the low transition probability partial-products are generated and the adder array has been reorganized to reduce power dissipation when the Booth-encoded input has a large dynamic range. The architecture does not require extra circuits or routing overhead. Power dissipation is reduced by ordering the sequence of partial-product additions such that an increasing sequence of “transition probabilities” is encountered.
机译:增强的Booth编码加法器阵列乘法器,其中生成了低转换概率部分乘积,并且当Booth编码的输入具有较大动态范围时,已对加法器阵列进行了重组,以降低功耗。该架构不需要额外的电路或布线开销。通过对部分乘积相加的顺序进行排序,以使得增加的“转移概率”顺序,可以降低功耗。遇到。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号