首页> 外国专利> Memory and instructions in computer architecture containing processor and coprocessor

Memory and instructions in computer architecture containing processor and coprocessor

机译:包含处理器和协处理器的计算机体系结构中的内存和指令

摘要

In a computer system, a first processor, a second processor for use as a coprocessor to the first processor, a memory, a data buffer for buffering data to be written to or read from the memory in data bursts in accordance with burst instructions, a burst controller for executing the burst instructions, a burst instructions element for providing burst instructions in a sequence for execution by the burst controller, and a synchronization mechanism for synchronizing execution of coprocessor instructions and burst instructions with availability of data on which said coprocessor instructions and burst instructions are to execute. Burst instructions are provided by the first processor to the burst instructions element and data is read from the memory as input data to the second processor and written to the memory as output data from the second processor through the data buffer in accordance with burst instructions executed by the burst controller.
机译:在计算机系统中,第一处理器,用作第一处理器的协处理器的第二处理器,存储器,用于根据突发指令缓冲要在数据突发中写入或从存储器读取的数据的数据缓冲器,用于执行突发指令的突发控制器,用于按顺序提供突发指令以由突发控制器执行的突发指令元素以及用于将协处理器指令和突发指令的执行与所述协处理器指令和突发所基于的数据的可用性进行同步的同步机制指令要执行。突发指令由第一处理器提供给突发指令元素,并且根据由突发处理器执行的突发指令,将数据作为第二数据的输入数据从存储器中读取,并作为第二数据的输出数据从存储器中写入到存储器中。突发控制器。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号