首页> 外国专利> Method and apparatus for reducing power consumption in VLSI circuit designs

Method and apparatus for reducing power consumption in VLSI circuit designs

机译:在vLSI电路设计中降低功耗的方法和装置

摘要

In integrated circuit (IC) designs, a component of power consumed may be represented as Power FCV2, where C is the load capacitance being driven by a source cell, F is the switching frequency of the source cell, and V is the total output voltage swing. However, not every signal value generated by a source cell is required to propagate to all the sink cells connected to the source for every clock cycle of a chip. Accordingly, an isolate cell is inserted in a net (wire) connecting a source cell to at least one sink cell, to de-couple the at least one sink cell and a portion of the net from the source cell when a signal output by the source need not propagate. Due to the de-coupling, the load capacitance associated with the at least one sink and net portion is not experienced by the source cell for such signals. Accordingly, overall IC power consumption is reduced.
机译:在集成电路(IC)设计中,功耗的一部分可以表示为Power FCV 2 ,其中C是由源单元驱动的负载电容,F是源单元的开关频率,V是总输出电压摆幅。然而,对于芯片的每个时钟周期,并不需要由源单元产生的每个信号值传播到连接到源的所有宿单元。因此,将隔离单元插入将源单元与至少一个宿单元相连的网(线)中,以在源单元输出信号时将至少一个宿单元和一部分网与源单元解耦。源不需要传播。由于去耦,对于这样的信号,源单元没有经历与至少一个吸收和网状部分相关联的负载电容。因此,降低了整体IC功耗。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号