首页> 外国专利> EXPENDABLE VERIFICATION CODE USING FPGA OF SOC HAVING ARM CORE, FOR REALIZING SOC VERIFICATION BOARD HAVING VARIOUS FUNCTIONS

EXPENDABLE VERIFICATION CODE USING FPGA OF SOC HAVING ARM CORE, FOR REALIZING SOC VERIFICATION BOARD HAVING VARIOUS FUNCTIONS

机译:使用具有ARM内核的SOC的FPGA扩展验证码,用于实现具有各种功能的SOC验证板

摘要

PURPOSE: An expendable verification code using the FPGA(Field Programmable Gate Arrays) of an SOC(System-On-Chip) having an ARM(Advanced RISC Machine) core is provided to realize an SOC verification board having various functions by changing the ARM core or adding the IPs(Intellectual Property) if necessary. CONSTITUTION: An ARM core connector(120) includes the core connectors supporting the connection of diverse kinds of ARM cores. A first FPGA board(110) connects with the ARM core connector through the AHB(Advanced High-performance Bus) and realizes the system IPs communicating with the ARM core. A second FPGA board(150) connects with the first FPGA through the APB and realizes peripheral IPs. An extended connector(140) connects with the first FPGA through the APB(Advanced Peripheral Bus) and the AMBA(Advanced Microcontroller Bus Architecture), and supports the connection of the additional IPs. A memory(130) stores the communication data between the ARM core and the system IPs.
机译:目的:提供一种使用具有ARM(高级RISC机器)内核的SOC(片上系统)的FPGA(现场可编程门阵列)的消耗性验证代码,以通过更改ARM内核来实现具有各种功能的SOC验证板或在必要时添加IP(知识产权)。组成:ARM核心连接器(120)包括支持各种ARM核心连接的核心连接器。第一FPGA板(110)通过AHB(高级高性能总线)与ARM核心连接器连接,并实现与ARM核心通信的系统IP。第二FPGA板(150)通过APB与第一FPGA连接并实现外围IP。扩展连接器(140)通过APB(高级外围总线)和AMBA(高级微控制器总线体系结构)与第一个FPGA连接,并支持附加IP的连接。存储器(130)存储ARM内核与系统IP之间的通信数据。

著录项

  • 公开/公告号KR20040076708A

    专利类型

  • 公开/公告日2004-09-03

    原文格式PDF

  • 申请/专利权人 SAMSUNG ELECTRONICS CO. LTD.;

    申请/专利号KR20030012043

  • 发明设计人 PARK HUI CHEOL;

    申请日2003-02-26

  • 分类号G06F13/00;

  • 国家 KR

  • 入库时间 2022-08-21 22:48:05

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号