首页> 外国专利> Dual step source/drain extension junction anneal to reduce the junction depth: multiple-pulse low energy laser anneal coupled with rapid thermal anneal

Dual step source/drain extension junction anneal to reduce the junction depth: multiple-pulse low energy laser anneal coupled with rapid thermal anneal

机译:双级源极/漏极扩展结退火以减小结深:多脉冲低能激光退火与快速热退火相结合

摘要

A process is described to form a semiconductor device such as MOSFET or CMOS with shallow junctions in the source/drain extension regions. After forming the shallow trench isolations and the gate stack, sidewall dielectric spacers are removed. A pre-amorphizing implant (PAI) is performed with Ge+ or Si+ ions to form a thin PAI layer on the surface of the silicon regions adjacent to the gate stack. B+ ion implantation is then performed to form source/drain extension (SDE) regions. The B+ implant step is then followed by multiple-pulsed 248 nm KrF excimer laser anneal with pulse duration of 23 ns. This step is to reduce the sheet resistance of the junction through the activation of the boron dopant in the SDE junctions. Laser anneal is then followed by rapid thermal anneal (RTA) to repair the residual damage and also to induce out-diffusion of the boron to yield shallower junctions than the just-implanted junctions prior to RTA.
机译:描述了形成在源极/漏极扩展区域中具有浅结的诸如MOSFET或CMOS之类的半导体器件的工艺。在形成浅沟槽隔离和栅极堆叠之后,去除侧壁电介质间隔物。用Ge + 或Si + 离子进行预非晶化注入(PAI),以在与栅叠层相邻的硅区域表面上形成薄PAI层。然后进行B + 离子注入,形成源/漏扩展(SDE)区。然后,在B + 注入步骤之后,以24 ns的脉冲持续时间进行多脉冲248 nm KrF准分子激光退火。此步骤是通过激活SDE结中的硼掺杂剂来降低结的薄层电阻。然后进行激光退火,然后进行快速热退火(RTA),以修复残留的损伤,并诱导硼向外扩散,从而产生比RTA之前刚注入的结更浅的结。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号