首页> 外国专利> Method and apparatus for reducing leakage current in a read only memory device using transistor bias

Method and apparatus for reducing leakage current in a read only memory device using transistor bias

机译:使用晶体管偏置减小只读存储器件中泄漏电流的方法和装置

摘要

A method and apparatus are provided for reducing leakage current in a read only memory device. Leakage current is reduced by applying a biased gate voltage (relative to a source voltage) to the gate of at least one of transistor in the array. The biased gate voltage is applied at least during a precharge phase of a read cycle. When the array transistors are n-channel transistors, the biased voltage is a negative bias voltage (relative to the source voltage). When the array transistors are p-channel transistors, the biased voltage is a positive bias voltage (relative to the source voltage). Applying a negative backgate bias to the transistor's p-well contact can also reduce n-channel transistor subthreshold leakage current. Thus, for an n-channel array, a negative gate voltage and backgate bias (optional) are applied to cell transistors in the off state. Similarly, the subthreshold leakage current of p-channel transistors is reduced by applying a more positive gate-to-source bias and a positive n-well-to-source bias.
机译:提供了一种用于减少只读存储装置中的泄漏电流的方法和装置。通过向阵列中的至少一个晶体管的栅极施加偏置的栅极电压(相对于源极电压)来减小泄漏电流。至少在读取周期的预充电阶段期间施加偏置的栅极电压。当阵列晶体管是n沟道晶体管时,偏置电压是负偏置电压(相对于源极电压)。当阵列晶体管是p沟道晶体管时,偏置电压是正偏置电压(相对于源极电压)。对晶体管的p阱接触施加负的背栅偏置也可以减少n沟道晶体管的亚阈值泄漏电流。因此,对于n沟道阵列,在截止状态下将负栅极电压和背栅偏压(可选)施加到单元晶体管。同样,通过施加更高的栅极到源极偏置和正的n阱到源极偏置,可以减小p沟道晶体管的亚阈值泄漏电流。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号