首页> 外国专利> Fabrication of conductive lines interconnecting first conductive gates in nonvolatile memories having second conductive gates provided by conductive gate lines, wherein the adjacent conductive gate lines for the adjacent columns are spaced from each other, and non-volatile memory structures

Fabrication of conductive lines interconnecting first conductive gates in nonvolatile memories having second conductive gates provided by conductive gate lines, wherein the adjacent conductive gate lines for the adjacent columns are spaced from each other, and non-volatile memory structures

机译:在具有由导电栅线提供的第二导电栅的非易失性存储器中互连第一导电栅的导电线的制造,其中用于相邻列的相邻导电栅线彼此间隔开,以及非易失性存储结构

摘要

In a nonvolatile memory, the select gates (144S) are formed from one conductive layer (e.g. polysilicon or polyside), and the wordlines (144) interconnecting the select gates are made from a different conductive layer (e.g. metal). The wordlines overlie an dielectric (302, 304, 310) formed over control gate lines (134). Each control gate line provides control gates for one column of the memory cells. The adjacent control gate lines for the adjacent memory columns are spaced from each other. The dielectric thickness can be controlled to reduce the capacitance between the wordlines and the control gates. In some embodiments, the floating gates (120) are fabricated in a self-aligned manner using an isotropic etch of the floating gate layer.
机译:在非易失性存储器中,选择栅( 144 S)由一个导电层(例如多晶硅或多面)形成,互连选择栅的字线( 144 )是由不同的导电层(例如金属)制成。字线覆盖形成在控制栅极线( 134 )上方的电介质( 302、304、310 )。每条控制栅线为一列存储单元提供控制栅。用于相邻存储器列的相邻控制栅线彼此间隔开。可以控制电介质厚度以减小字线和控制栅极之间的电容。在一些实施例中,使用浮栅层的各向同性蚀刻以自对准的方式制造浮栅( 120 )。

著录项

  • 公开/公告号US7148104B2

    专利类型

  • 公开/公告日2006-12-12

    原文格式PDF

  • 申请/专利权人 YI DING;

    申请/专利号US20040797972

  • 发明设计人 YI DING;

    申请日2004-03-10

  • 分类号H01L21/8247;

  • 国家 US

  • 入库时间 2022-08-21 21:01:29

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号