首页> 外国专利> Method of designing a synchronous circuit of VLSI for clock skew scheduling and optimization

Method of designing a synchronous circuit of VLSI for clock skew scheduling and optimization

机译:用于时钟偏斜调度和优化的VLSI同步电路的设计方法

摘要

A method of designing a synchronous circuit of VLSI for Clock Skew scheduling and optimization is used to optimize the skew of a digital synchronous VLSI system and formulize the issue of skew optimization into the issue of quadratic equation programming. For estimation of reliability, a quadratic equation cost function is used to analyze an ideal value of skew and an error between feasible solutions. During operation, several algorithms are used to speed up the operation and lower the complexity, and ISCAS'89 is used as a testing circuit.
机译:设计一种用于时钟偏斜调度和优化的VLSI同步电路的设计方法,以优化数字同步VLSI系统的偏斜,并将偏斜优化的问题归纳为二次方程编程的问题。为了评估可靠性,使用二次方程式成本函数来分析偏斜的理想值和可行解之间的误差。在操作过程中,使用了几种算法来加快操作速度并降低复杂度,并且将ISCAS'89用作测试电路。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号