首页> 外国专利> Integrated packet bit error rate tester for 10G SERDES

Integrated packet bit error rate tester for 10G SERDES

机译:用于10G SERDES的集成式分组误码率测试仪

摘要

An integrated packet bit error rate tester includes a packet transmit circuit that has a first memory for storing transmit packet data and is connectable to a channel under test. A packet receive circuit includes a second memory for storing received packet data and is connectable to the channel under test. An interface is used for programming the packet transmit and packet receive circuits. The packet transmit circuit can generate an arbitrary 10G SERDES packet in response to commands from the interface. The packet receive circuit can determine a bit error rate of the channel under test. The second memory can capture received packet data upon any one of (a) after a pre-programmed pattern is detected, (b) after a pre-programmed pattern is lost, and (c) after an error is detected.
机译:集成分组误码率测试器包括分组发送电路,该分组发送电路具有用于存储发送分组数据的第一存储器,并且可连接至被测信道。分组接收电路包括用于存储接收到的分组数据的第二存储器,并且可连接到被测信道。接口用于对分组发送和分组接收电路进行编程。数据包发送电路可以响应来自接口的命令生成任意的10G SERDES数据包。分组接收电路可以确定被测信道的误码率。第二存储器可以在以下各项中的任何一项上捕获接收到的分组数据:(a)在检测到预编程模式之后,(b)在丢失了预编程模式之后,以及(c)在检测到错误之后。

著录项

  • 公开/公告号US7373561B2

    专利类型

  • 公开/公告日2008-05-13

    原文格式PDF

  • 申请/专利权人 HOWARD A BAUMER;PEIQING WANG;

    申请/专利号US20030681244

  • 发明设计人 HOWARD A BAUMER;PEIQING WANG;

    申请日2003-10-09

  • 分类号G06F11/263;G06F11/16;

  • 国家 US

  • 入库时间 2022-08-21 20:12:01

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号