首页> 外国专利> METHOD AND STRUCTURE FOR IMPROVING DEVICE PERFORMANCE VARIATION IN DUAL STRESS LINER TECHNOLOGY

METHOD AND STRUCTURE FOR IMPROVING DEVICE PERFORMANCE VARIATION IN DUAL STRESS LINER TECHNOLOGY

机译:改善双应力衬套技术中设备性能变化的方法和结构

摘要

A method and semiconductor structure that overcome the dual stress liner boundary problem, without significantly increasing the overall size of the integrated circuit, are provided. In accordance with the present invention, the dual stress liner boundary or gap therebetween is forced to land on a neighboring dummy gate region. By forcing the dual stress liner boundary or gap between the liners to land on the dummy gate region, the large stresses associated with the dual stress liner boundary or gap are transferred to the dummy gate region, not the semiconductor substrate. Thus, the impact of the dual stress liner boundary on the nearest neighboring FET is reduced. Additionally, benefits of device variability and packing density are achieved utilizing the present invention.
机译:提供了一种在没有显着增加集成电路的整体尺寸的情况下克服双重应力衬里边界问题的方法和半导体结构。根据本发明,双应力衬垫边界或它们之间的间隙被迫降落在相邻的伪栅极区域上。通过迫使衬垫之间的双重应力衬垫边界或间隙落在虚设栅极区域上,与双重应力衬垫边界或间隙相关联的大应力被转移至伪栅极区域,而不是半导体衬底。因此,减小了双重应力衬垫边界对最近的相邻FET的影响。另外,利用本发明获得了装置可变性和包装密度的益处。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号