首页> 外国专利> Nitrided STI liner oxide for reduced corner device impact on vertical device performance

Nitrided STI liner oxide for reduced corner device impact on vertical device performance

机译:氮化STI衬里氧化物可减少转角器件对垂直器件性能的影响

摘要

A method of fabricating an integrated circuit device comprises etching a trench in a substrate and forming a dynamic random access memory (DRAM) cell having a storage capacitor at a lower end and an overlying vertical metal oxide semiconductor field effect transistor (MOSFET) comprising a gate conductor and a boron-doped channel. The method includes forming trenches adjacent the DRAM cell and a silicon-oxy-nitride isolation liner on either side of the DRAM cell, adjacent the gate conductor. Isolation regions are then formed in the trenches on either side of the DRAM cell. Thereafter, the DRAM cell, including the boron-containing channel region adjacent the gate conductor, is subjected to elevated temperatures by thermal processing, for example, forming a support device on the substrate adjacent the isolation regions. The nitride-containing isolation liner reduces segregation of the boron in the channel region, as compared to an essentially nitrogen-free oxide-containing isolation liner.
机译:一种制造集成电路器件的方法,包括在衬底中蚀刻沟槽并形成动态随机存取存储器(DRAM)单元,该DRAM单元的下端具有存储电容器以及包括栅极的上覆垂直金属氧化物半导体场效应晶体管(MOSFET)。导体和硼掺杂通道。该方法包括在DRAM单元附近形成沟槽,并在DRAM单元的任一侧上与栅极导体相邻的地方形成氮化硅氮氧化物隔离衬垫。然后在DRAM单元任一侧的沟槽中形成隔离区。此后,通过热处理,使包括邻近栅极导体的含硼沟道区在内的DRAM单元经受升高的温度,例如,在邻近隔离区的基板上形成支撑装置。与基本不含氮的氧化物隔离衬里相比,含氮化物隔离衬里减少了硼在沟道区的偏析。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号