首页> 外国专利> CORRELATION-BASED BACKGROUND CALIBRATION OF PIPELINED CONVERTERS WITH REDUCED POWER PENALTY

CORRELATION-BASED BACKGROUND CALIBRATION OF PIPELINED CONVERTERS WITH REDUCED POWER PENALTY

机译:降低功率损失的基于管道的换流器背景校正

摘要

A device and method for correlation-based background calibration of pipelined converters with a reduced power penalty. A pipelined analog-to-digital converter (ADC) utilizes a random or pseudorandom signal to reduce the quantization error of subconverting stages. Stages within the ADC comprise an injection circuit having a plurality of capacitive branches in parallel. Less than all of the branches can function during a given clock cycle of the ADC. This allows a subconverting stage within the ADC to be accurately trimmed before operation using a large amplitude signal. At the same time, the capability to inject smaller amplitude random or pseudorandom signals into the subconverting stage during operation is maintained, saving valuable dynamic range and power. The various capacitive branches are cycled through either randomly or in sequence such that the quantizer manifests the same average gain error over time for which the quantizer was initially trimmed.
机译:一种具有降低的功率损失的流水线转换器的基于相关的背景校准的设备和方法。流水线模数转换器(ADC)利用随机或伪随机信号来减少子转换级的量化误差。 ADC内的级包括具有并联的多个电容分支的注入电路。在ADC的给定时钟周期内,少于所有分支的功能。这样就可以在使用大幅度信号进行操作之前,精确调整ADC内的子转换级。同时,在操作期间保持了将较小幅度的随机或伪随机信号注入子转换级的能力,从而节省了宝贵的动态范围和功率。各个电容分支随机或依次循环,以使量化器在时间上表现出与最初调整量化器相同的平均增益误差。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号