首页> 外国专利> METHOD AND SYSTEM FOR GROUPING LOGIC IN AN INTEGRATED CIRCUIT DESIGN TO MINIMIZE NUMBER OF TRANSISTORS AND NUMBER OF UNIQUE GEOMETRY PATTERNS

METHOD AND SYSTEM FOR GROUPING LOGIC IN AN INTEGRATED CIRCUIT DESIGN TO MINIMIZE NUMBER OF TRANSISTORS AND NUMBER OF UNIQUE GEOMETRY PATTERNS

机译:集成电路设计中的逻辑分组以最小化晶体管数量和唯一几何图形数量的方法和系统

摘要

A method and system are described to group logic terms at a higher level of abstraction than that found using standard cells to implement the logic functions using a reduced number of transistors, and to reduce the total number of unique geometry patterns needed to create the integrated circuit implementation. By grouping the logic functions in terms of a larger number of literals (logic variable inputs), the functions can be implemented in terms of a number of transistors that is often less and no more than equal to that which is required for implementing the same function with a number of logic primitives, or simpler standard logic cells. The optimized transistor level designs are further optimized and physically constructed to reduce the total number of unique geometry patterns required to implement the integrated circuit.
机译:描述了一种方法和系统,该方法和系统以比使用标准单元发现的逻辑术语更高的抽象级别对逻辑术语进行分组,以使用减少数量的晶体管来实现逻辑功能,并减少创建集成电路所需的独特几何图案的总数实施。通过将逻辑功能按照大量的字面量(逻辑变量输入)进行分组,可以使用数量通常少于且不超过实现同一功能所需的晶体管数量的晶体管来实现功能具有许多逻辑原语,或更简单的标准逻辑单元。优化的晶体管级设计被进一步优化并且在物理上被构造为减少实现集成电路所需的独特几何图案的总数。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号