首页> 外国专利> Silicon substrate and chip package structure with silicon base having stepped recess for accommodating chip

Silicon substrate and chip package structure with silicon base having stepped recess for accommodating chip

机译:硅基板和具有硅基部的芯片封装结构,该硅基部具有用于容纳芯片的阶梯状凹槽

摘要

A semiconductor process is provided. First, a silicon base is provided. Next, a surface of the silicon base is partially exposed and at least a stair structure is formed on the silicon base by etching the surface of the silicon base. The stair structure has a first notch with a first depth and a second notch with a second depth. The first depth is smaller than the second depth, and a diameter of the first notch is larger than a diameter of the second notch. A final insulating layer and a metal seed layer are sequentially formed on the stair structure. A patterned photoresist layer is formed on the metal seed layer. A circuit layer coving exposed portions of the metal seed layer located above the first notch is formed. The patterned photoresist layer and portions of the metal seed layer disposed below the patterned photoresist layer are then removed.
机译:提供了一种半导体工艺。首先,提供硅基底。接下来,部分暴露硅基底的表面,并且通过蚀刻硅基底的表面在硅基底上形成至少阶梯结构。楼梯结构具有具有第一深度的第一凹口和具有第二深度的第二凹口。第一深度小于第二深度,并且第一凹口的直径大于第二凹口的直径。在阶梯结构上顺序形成最终的绝缘层和金属籽晶层。在金属种子层上形成图案化的光刻胶层。形成覆盖位于第一凹口上方的金属籽晶层的暴露部分的电路层。然后去除图案化的光致抗蚀剂层和设置在图案化的光致抗蚀剂层下方的金属种子层的部分。

著录项

  • 公开/公告号US8018032B2

    专利类型

  • 公开/公告日2011-09-13

    原文格式PDF

  • 申请/专利权人 CHIH-WEI LU;

    申请/专利号US20080347796

  • 发明设计人 CHIH-WEI LU;

    申请日2008-12-31

  • 分类号H01L23/13;

  • 国家 US

  • 入库时间 2022-08-21 18:10:33

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号