首页> 外国专利> Method of controlled low-k via etch for Cu interconnections

Method of controlled low-k via etch for Cu interconnections

机译:用于铜互连的受控低k通孔蚀刻方法

摘要

An interconnect stack and a method of manufacturing the same wherein the interconnect has vertical sidewall vias. The interconnect stack includes a substrate, a metal interconnect formed in the substrate, an etch stop formed on the substrate and the metal interconnect, and an interlayer dielectric (ILD) layer having at least one via formed therein extending through a transition layer formed on the etch stop layer. The via is formed by etching the ILD to a first depth and ashing the interconnect stack to modify a portion of the ILD between the portion of the via formed by etching and the transition layer. Ashing converts this portion of the ILD to an oxide material. The method includes wet etching the interconnect to remove the oxide material and a portion of the transition layer to form a via extending through the ILD to the etch stop layer.
机译:互连堆叠及其制造方法,其中,所述互连具有垂直的侧壁通孔。所述互连堆叠包括衬底,形成在所述衬底中的金属互连,形成在所述衬底和所述金属互连上的蚀刻停止层以及层间电介质(ILD)层,所述层间电介质(ILD)层具有形成在其中的至少一个通孔,所述通孔延伸穿过形成在所述衬底上的过渡层。蚀刻停止层。通过将ILD蚀刻到第一深度并灰化互连堆叠以修改在通过蚀刻形成的一部分通孔和过渡层之间的ILD的一部分来形成通孔。灰化将ILD的此部分转换为氧化物材料。该方法包括湿蚀刻互连件以去除氧化物材料和过渡层的一部分以形成穿过ILD延伸到蚀刻停止层的通孔。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号