首页> 外国专利> Integrated circuit using complementary junction field effect transistor and MOS transistor in silicon and silicon alloys

Integrated circuit using complementary junction field effect transistor and MOS transistor in silicon and silicon alloys

机译:在硅和硅合金中使用互补结型场效应晶体管和MOS晶体管的集成电路

摘要

This invention describes a method of building complementary logic circuits using junction field effect transistors in silicon. This invention is ideally suited for deep submicron dimensions, preferably below 65 nm. The basis of this invention is a complementary Junction Field Effect Transistor which is operated in the enhancement mode. The speed-power performance of the JFETs becomes comparable with the CMOS devices at sub-70 nanometer dimensions. However, the maximum power supply voltage for the JFETs is still limited to below the built-in potential (a diode drop). To satisfy certain applications which require interface to an external circuit driven to higher voltage levels, this invention includes the structures and methods to build CMOS devices on the same substrate as the JFET devices.
机译:本发明描述了一种使用硅中的结型场效应晶体管来构建互补逻辑电路的方法。本发明理想地适合于深亚微米尺寸,优选低于65nm。本发明的基础是互补的结型场效应晶体管,其以增强模式工作。在小于70纳米的尺寸下,JFET的速度-功率性能变得与CMOS器件相当。但是,JFET的最大电源电压仍被限制为低于内置电势(二极管压降)。为了满足某些需要与驱动到较高电压电平的外部电路接口的应用,本发明包括在与JFET器件相同的衬底上构建CMOS器件的结构和方法。

著录项

  • 公开/公告号US7915107B2

    专利类型

  • 公开/公告日2011-03-29

    原文格式PDF

  • 申请/专利权人 ASHOK K. KAPOOR;

    申请/专利号US20090492320

  • 发明设计人 ASHOK K. KAPOOR;

    申请日2009-06-26

  • 分类号H01L21/263;H01L21/337;

  • 国家 US

  • 入库时间 2022-08-21 18:08:12

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号