首页> 外国专利> Selective implementation of barrier layers to achieve threshold voltage control in CMOS device fabrication with high-k dielectrics

Selective implementation of barrier layers to achieve threshold voltage control in CMOS device fabrication with high-k dielectrics

机译:在具有高k电介质的CMOS器件制造中选择性实现势垒层以实现阈值电压控制

摘要

The present invention provides a semiconductor structure including a semiconductor substrate having a plurality of source and drain diffusion regions located therein, each pair of source and drain diffusion regions are separated by a device channel. The structure further includes a first gate stack of pFET device located on top of some of the device channels, the first gate stack including a high-k gate dielectric, an insulating interlayer abutting the gate dielectric and a fully silicided metal gate electrode abutting the insulating interlayer, the insulating interlayer includes an insulating metal nitride that stabilizes threshold voltage and flatband voltage of the p-FET device to a targeted value and is one of aluminum oxynitride, boron nitride, boron oxynitride, gallium nitride, gallium oxynitride, indium nitride and indium oxynitride. A second gate stack of an nFET devices is located on top remaining device channels, the second gate stack including a high-k gate dielectric and a fully silicided gate electrode located directly atop the high-k gate dielectric.
机译:本发明提供了一种半导体结构,其包括其中具有位于其中的多个源极和漏极扩散区的半导体衬底,每对源极和漏极扩散区通过器件沟道分开。该结构还包括位于某些器件沟道顶部的pFET器件的第一栅极叠层,该第一栅极叠层包括高k栅极电介质,邻接栅极电介质的绝缘夹层和邻接绝缘层的完全硅化的金属栅电极中间层,绝缘中间层包括将p-FET器件的阈值电压和平带电压稳定到目标值的绝缘金属氮化物,并且是氧氮化铝,氮化硼,氧氮化硼,氮化镓,氧氮化镓,氮化铟和铟中的一种氮氧化物。 nFET器件的第二栅极叠层位于其余的顶部器件沟道上,第二栅极叠层包括高k栅极电介质和位于高k栅极电介质正上方的完全硅化的栅电极。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号