首页> 外国专利> Predicting lwarx and stwcx instructions in test pattern generation and simulation for processor design verification/validation in interrupt mode

Predicting lwarx and stwcx instructions in test pattern generation and simulation for processor design verification/validation in interrupt mode

机译:在测试模式生成和仿真中预测lwarx和stwcx指令,以在中断模式下对处理器设计进行验证/确认

摘要

During a test pattern build, a test pattern generator pseudo-randomly selects an address for a selected lwarx instruction and builds the lwarx instruction using the pseudo-random address into a test pattern. Subsequently, the test pattern generator builds a store instruction after the lwarx instruction using the pseudo-random address. The store instruction is adapted to store the pseudo-random address in a predetermined memory location. The test pattern generator also builds an interrupt service routine that services an interrupt associated with the interrupt request; checks the predetermined memory location; determines that the pseudo-random address is located in the predetermined memory location; and executes a subsequent lwarx instruction using the pseudo-random address.
机译:在测试模式构建期间,测试模式生成器为选择的lwarx指令伪随机选择一个地址,并使用伪随机地址将lwarx指令构建为测试模式。随后,测试模式生成器使用伪随机地址在lwarx指令之后构建存储指令。该存储指令适于将伪随机地址存储在预定的存储位置中。测试模式发生器还构建了一个中断服务程序,该程序为与中断请求相关的中断提供服务。检查预定的存储位置;确定伪随机地址位于预定存储位置;并使用伪随机地址执行后续的lwarx指令。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号