首页> 外国专利> Reconfigurable hardware accelerator for boolean satisfiability solver

Reconfigurable hardware accelerator for boolean satisfiability solver

机译:可重新配置的硬件加速器,用于布尔可满足性求解器

摘要

A hardware accelerator is provided for Boolean constraint propagation (BCP) using field-programmable gate arrays (FPGAs) for use in solving the Boolean satisfiability problem (SAT). An inference engine may perform implications. Block RAM (BRAM) may be used to store SAT instance information. Computation may be co-located with the BRAM memory, taking advantage of the high on-chip bandwidth and low latency of an FPGA. SAT instances may be partitioned into multiple groups that can be processed by multiple inference engines in parallel. New SAT instances can be inserted into FPGA without invoking the time-consuming FPGA re-synthesizing process.
机译:提供了一种硬件加速器,用于使用现场可编程门阵列(FPGA)进行布尔约束传播(BCP),以解决布尔可满足性问题(SAT)。推理引擎可执行暗示。块RAM(BRAM)可用于存储SAT实例信息。利用FPGA的高片上带宽和低等待时间,可以将计算与BRAM存储器共存。 SAT实例可以分为多个组,可以由多个推理引擎并行处理。新的SAT实例可以插入到FPGA中,而无需调用耗时的FPGA重新合成过程。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号