首页> 外国专利> Blocking layers for leakage current reduction in DRAM devices

Blocking layers for leakage current reduction in DRAM devices

机译:降低DRAM器件泄漏电流的阻挡层

摘要

A method for forming a DRAM MIM capacitor stack having low leakage current involves the use of a first electrode that serves as a template for promoting the high k phase of a subsequently deposited dielectric layer. The high k dielectric layer comprises a doped material that can be crystallized after a subsequent annealing treatment. An amorphous blocking is formed on the dielectric layer. The thickness of the blocking layer is chosen such that the blocking layer remains amorphous after a subsequent annealing treatment. A second electrode layer compatible with the blocking layer is formed on the blocking layer.
机译:形成具有低漏电流的DRAM MIM电容器叠层的方法涉及使用第一电极,该第一电极用作用于促进随后沉积的介电层的高k相的模板。高k电介质层包括可以在随后的退火处理之后结晶的掺杂材料。在介电层上形成非晶阻挡层。选择阻挡层的厚度,使得阻挡层在随后的退火处理之后保持非晶态。与阻挡层兼容的第二电极层形成在阻挡层上。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号