首页> 外国专利> DELAY-LOCKED LOOP HAVING A DELAY INDEPENDENT OF INPUT SIGNAL DUTY CYCLE VARIATION

DELAY-LOCKED LOOP HAVING A DELAY INDEPENDENT OF INPUT SIGNAL DUTY CYCLE VARIATION

机译:具有输入信号占空比变化的延迟独立性的延迟锁定环

摘要

A Delay-Locked Loop (DLL) uses a delay line to delay a first signal by a delay time, thereby generating a second signal. A capacitor is charged at a first rate starting at a first edge of first signal and continuing until an edge of the second signal. The capacitor is then discharged at a second rate until another edge of the first signal. A control loop controls the delay time such that the amount the capacitor is charged is the same as the amount the capacitor is discharged. The delay time is constant and is substantially independent of variations in the duty cycle of the first signal. In one example, duty cycle distortion cancellation is accomplished by changing the first rate proportionally with respect to changes in first signal duty cycle. In another example, the first and second rates are independent of the duty cycle of the first signal.
机译:延迟锁定环(DLL)使用延迟线将第一信号延迟一个延迟时间,从而生成第二信号。电容器以第一速率充电,该第一速率从第一信号的第一边缘开始并且一直持续到第二信号的边缘为止。然后,电容器以第二速率放电,直到第一信号的另一个边缘。控制回路控制延迟时间,以使电容器的充电量与电容器的放电量相同。延迟时间是恒定的,并且基本上与第一信号的占空比的变化无关。在一个示例中,通过相对于第一信号占空比的变化成比例地改变第一速率来实现占空比失真消除。在另一个示例中,第一速率和第二速率与第一信号的占空比无关。

著录项

  • 公开/公告号EP2478638B1

    专利类型

  • 公开/公告日2013-09-04

    原文格式PDF

  • 申请/专利权人 QUALCOMM INCORPORATED;

    申请/专利号EP20100757675

  • 发明设计人 HUANG XUHAO;QUAN XIAOHONG;

    申请日2010-09-14

  • 分类号H03L7/081;H03K5/13;

  • 国家 EP

  • 入库时间 2022-08-21 16:32:28

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号