首页> 外国专利> Non-volatile memory and non-volatile memory cell having asymmetrical doped structure

Non-volatile memory and non-volatile memory cell having asymmetrical doped structure

机译:具有不对称掺杂结构的非易失性存储器和非易失性存储器单元

摘要

A non-volatile memory cell comprising a substrate, a charge-trapping layer, a control gate, a first conductive state of source and drain, a lightly doped region and a second conductive state of pocket-doped region. The charge-trapping layer and the control gate are disposed over the substrate. A dielectric layer is disposed between the substrate, the charge-trapping layer and the control gate. The source and drain are disposed in the substrate on each side of the charge-trapping layer. The lightly doped region is disposed on the substrate surface between the source and the charge-trapping layer. The pocket-doped region is disposed within the substrate between the drain and the charge-trapping layer. Because there are asymmetrical configuration and different doped conductive states of implant structures, the programming speed of the memory cell is increased, the neighboring cell disturb issue is prevented, and the area occupation of the bit line selection transistor is reduced.
机译:一种非易失性存储单元,包括衬底,电荷俘获层,控制栅极,源极和漏极的第一导电状态,轻掺杂区和口袋掺杂区的第二导电状态。电荷俘获层和控制栅极设置在基板上方。介电层设置在基板,电荷俘获层和控制栅之间。源极和漏极在电荷俘获层的每一侧上布置在衬底中。轻掺杂区设置在源极和电荷俘获层之间的衬底表面上。袋状掺杂区在漏极和电荷俘获层之间设置在衬底内。由于注入结构的结构不对称且掺杂的导电态不同,因此提高了存储单元的编程速度,避免了相邻单元的干扰问题,并减少了位线选择晶体管的面积占用。

著录项

  • 公开/公告号US8847299B2

    专利类型

  • 公开/公告日2014-09-30

    原文格式PDF

  • 申请/专利权人 TZU-HSUAN HSU;YEN-HAO SHIH;

    申请/专利号US20080017064

  • 发明设计人 TZU-HSUAN HSU;YEN-HAO SHIH;

    申请日2008-01-21

  • 分类号H01L29/76;H01L27/115;H01L29/792;

  • 国家 US

  • 入库时间 2022-08-21 16:03:09

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号