首页> 外国专利> Low Latency Serial Data Encoding Scheme For Enhanced Burst Error Immunity and Long Term Reliability

Low Latency Serial Data Encoding Scheme For Enhanced Burst Error Immunity and Long Term Reliability

机译:低延迟串行数据编码方案,可增强突发错误抗扰性和长期可靠性

摘要

A high performance computing system and method communicate data packets between computing nodes on a multi-lane communications link using a modified header bit encoding. Each data packet is provided with flow control information and error detection information, then divided into per-lane payloads. Sync header bits for each payload are added to the payloads in non-adjacent locations, thereby decreasing the probability that a single correlated burst error will invert both header bits. The encoded blocks that include the payload and the interspersed header bits are then simultaneously transmitted on the multiple lanes for reception, error detection, and reassembly by a receiving computing node.
机译:高性能计算系统和方法使用修改后的标头位编码在多通道通信链路上的计算节点之间通信数据分组。每个数据包都提供有流控制信息和错误检测信息,然后分成每通道有效载荷。将每个有效负载的同步头比特添加到不相邻位置的有效负载中,从而降低了单个相关的突发错误将两个头比特倒置的可能性。然后,包括有效载荷和散布的报头位的编码块同时在多个通道上传输,以便由接收计算节点进行接收,错误检测和重组。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号