首页> 外国专利> Static timing analysis methods for integrated circuit designs using a multi-CCC current source model

Static timing analysis methods for integrated circuit designs using a multi-CCC current source model

机译:使用多CCC电流源模型的集成电路设计的静态时序分析方法

摘要

In one embodiment of the invention, a multi-CCC current source model is disclosed to perform statistical timing analysis of an integrated circuit design. The multi-CCC current source model includes a voltage waveform transfer function, a voltage dependent current source, and an output capacitor. The voltage waveform transfer function receives an input voltage waveform and transforms it into an intermediate voltage waveform. The voltage dependent current source generates an output current in response to the intermediate voltage waveform. The output capacitor is coupled in parallel to the voltage dependent current source to generate an output voltage waveform for computation of a timing delay.
机译:在本发明的一个实施例中,公开了一种多CCC电流源模型以执行集成电路设计的统计时序分析。多CCC电流源模型包括电压波形传递函数,电压相关电流源和输出电容器。电压波形传递函数接收输入电压波形并将其转换为中间电压波形。依赖于电压的电流源响应于中间电压波形而产生输出电流。输出电容器与依赖于电压的电流源并联耦合,以产生用于计算定时延迟的输出电压波形。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号