首页> 外国专利> CLOCK TREE DESIGN METHODS FOR ULTRA-WIDE VOLTAGE RANGE CIRCUITS

CLOCK TREE DESIGN METHODS FOR ULTRA-WIDE VOLTAGE RANGE CIRCUITS

机译:宽电压范围电路的时钟树设计方法

摘要

Clock tree design methods for ultra-wide voltage range circuits are disclosed. In one aspect, place and route software creates an integrated circuit (IC) in an optimal configuration at a first voltage condition. A first clock tree is created as part of the place and route process. Clock skew for the first clock tree is evaluated and minimized through insertion of bypassable delay elements. The delay elements are then removed from the wiring routing diagram. A second voltage condition is identified, and clock tree generation software is allowed to optimize the wiring routing diagram for the second voltage condition. The second clock tree generation software may insert more bypassable delay elements into the wiring routing diagram that allow clock skew optimization at the second voltage condition. The initial bypassable delay elements are then reinserted into the wiring routing diagram and a finished IC is established.
机译:公开了用于超宽电压范围电路的时钟树设计方法。一方面,布局和布线软件在第一电压条件下以最佳配置创建集成电路(IC)。在布局布线过程中,将创建第一棵时钟树。通过插入可旁路的延迟元件来评估并最小化第一时钟树的时钟偏斜。然后从布线图中删除延迟元件。识别第二电压条件,并允许时钟树生成软件为第二电压条件优化布线路径图。第二时钟树生成软件可以将更多的可旁路延迟元件插入布线路由图中,从而允许在第二电压条件下优化时钟偏斜。然后将初始的可旁路延迟元件重新插入布线图中,并建立完成的IC。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号