首页> 外国专利> Implementing clock receiver with low jitter and enhanced duty cycle

Implementing clock receiver with low jitter and enhanced duty cycle

机译:实现低抖动和增强占空比的时钟接收器

摘要

A method and a clock receiver circuit for implementing low jitter and enhanced duty cycle, and a design structure on which the subject circuit resides are provided. The clock receiver circuit accepts single-ended complementary metal oxide semiconductor (CMOS) and differential clock signals. The clock receiver circuit includes input circuitry coupled to a differential pair that biasing a reference clock and allows for single-ended or differential clock signals. The differential pair uses multiple current mirrors for switching the polarity of the input signals to achieve enhanced jitter performance, and cross coupled inverters for retaining signal symmetry.
机译:提供了一种用于实现低抖动和增强占空比的方法和时钟接收器电路,以及本发明电路所驻留的设计结构。时钟接收器电路接受单端互补金属氧化物半导体(CMOS)和差分时钟信号。时钟接收器电路包括耦合到差分对的输入电路,该差分对偏置参考时钟并允许单端或差分时钟信号。差分对使用多个电流镜来切换输入信号的极性以获得增强的抖动性能,并使用交叉耦合的反相器来保持信号对称性。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号