首页> 外国专利> ULTRALOW POWER CARBON NANOTUBE LOGIC CIRCUITS AND METHOD OF MAKING SAME

ULTRALOW POWER CARBON NANOTUBE LOGIC CIRCUITS AND METHOD OF MAKING SAME

机译:超低功率碳纳米管逻辑电路及其制造方法

摘要

A method of fabricating a CMOS logic device with SWCNTs includes forming a plurality of local metallic gate structures on a substrate by depositing a metal on the substrate; forming a plurality of contacts on the substrate; and depositing the SWCNTs on the substrate, and doping a certain area of the SWCNTs to form the CMOS logic device having at least one NMOS transistor and at least one PMOS transistor. Each of the NMOS and PMOS transistors has a gate formed by one of the local metallic gate structures, and a source and a drain formed by two of the contacts respectively. The gate of each PMOS transistor and the gate of each NMOS transistor are configured to alternatively receive at least one input voltage. At least one of the drain of the PMOS transistor and the drain of the NMOS transistor is configured to output an output voltage.
机译:一种利用SWCNT制造CMOS逻辑器件的方法,该方法包括:通过在基板上沉积金属来在基板上形成多个局部金属栅极结构。在基板上形成多个触点;在基板上沉积SWCNT,并掺杂SWCNT的特定区域以形成具有至少一个NMOS晶体管和至少一个PMOS晶体管的CMOS逻辑器件。 NMOS和PMOS晶体管中的每一个具有由局部金属栅极结构之一形成的栅极,以及分别由两个触点形成的源极和漏极。每个PMOS晶体管的栅极和每个NMOS晶体管的栅极被配置为交替地接收至少一个输入电压。 PMOS晶体管的漏极和NMOS晶体管的漏极中的至少一个配置为输出输出电压。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号