首页> 外国专利> CMOS devices having charged punch-through stopper layer to reduce punch-through and methods of manufacturing the same

CMOS devices having charged punch-through stopper layer to reduce punch-through and methods of manufacturing the same

机译:具有带电的穿通阻挡层以减少穿通的CMOS器件及其制造方法

摘要

Provided are a CMOS device having a charged punch-through stopper (PTS) layer to reduce punch-through and a method of manufacturing the same. In an embodiment, the CMOS semiconductor device includes an n-type device and a p-type device. The n-type device and the p-type device each may include: a fin structure formed on a substrate; an isolation layer formed on the substrate, wherein a portion of the fin structure above the isolation layer acts as a fin of the n-type device or the p-type device; a charged PTS layer formed on side walls of a portion of the fin structure beneath the fin; and a gate stack formed on the isolation layer and intersecting the fin. For the n-type device, the PTS layer has net negative charges, and for the p-type device, the PTS layer has net positive charges.
机译:提供一种具有带电的穿通阻挡层(PTS)以减少穿通的CMOS器件及其制造方法。在一个实施例中,CMOS半导体器件包括n型器件和p型器件。所述n型器件和所述p型器件均可以包括:鳍结构,形成在基板上;隔离层,形成在基板上,其中,隔离层上方的鳍结构的一部分用作n型器件或p型器件的鳍;在鳍片下方的鳍片结构的一部分的侧壁上形成带电的PTS层;栅极叠层形成在隔离层上并与鳍相交。对于n型器件,PTS层具有净负电荷,而对于p型器件,PTS层具有净正电荷。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号