首页> 外国专利> JITTER REDUCTION TECHNIQUES WHEN USING DIGITAL PLLS WITH ADCS AND DACS

JITTER REDUCTION TECHNIQUES WHEN USING DIGITAL PLLS WITH ADCS AND DACS

机译:将数字锁相环与ADC和DACS结合使用时的抖动减少技术

摘要

This disclosure relates to data converters for electronic systems. An example system includes a primary analog to digital converter (ADC) circuit, a slope calculation circuit, a digital phase lock loop (DPLL) circuit, a sampling error circuit, and a summing circuit. The primary ADC circuit samples an input signal and produces a digital output signal representative of the input signal. The slope calculation circuit generates a digital slope signal representative of slope of the input signal, and the DPLL circuit provides a sampling clock signal to the primary ADC circuit. The sampling error circuit generates a sampling error signal representative of sampling error by the primary ADC circuit using the digital slope signal and the sampling clock signal. The summing circuit receives the sampling error signal and the digital output signal of the primary ADC circuit and generates an adjusted digital output signal representative of the input signal.
机译:本公开涉及用于电子系统的数据转换器。示例系统包括主模数转换器(ADC)电路,斜率计算电路,数字锁相环(DPLL)电路,采样误差电路和求和电路。初级ADC电路对输入信号进行采样,并产生代表输入信号的数字输出信号。斜率计算电路生成代表输入信号斜率的数字斜率信号,DPLL电路将采样时钟信号提供给主ADC电路。采样误差电路使用数字斜率信号和采样时钟信号来生成表示初级ADC电路的采样误差的采样误差信号。加法电路接收采样误差信号和初级ADC电路的数字输出信号,并生成代表输入信号的调整后的数字输出信号。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号