首页> 外文会议>IEEE International Solid- State Circuits Conference >32.2 A 14nm Analog Sampling Fractional-N PLL with a Digital-to-Time Converter Range-Reduction Technique Achieving 80fs Integrated Jitter and 93fs at Near-Integer Channels
【24h】

32.2 A 14nm Analog Sampling Fractional-N PLL with a Digital-to-Time Converter Range-Reduction Technique Achieving 80fs Integrated Jitter and 93fs at Near-Integer Channels

机译:32.2 14nm模拟采样分数-N PLL,具有数字转换器范围减速技术,实现了80FS集成抖动和近整数通道的93FS

获取原文

摘要

A local oscillator (LO) for 5G new radio requires sub-100fs rms jitter to support 64-OAM and $2imes2$ MIMO under non-ideal channel conditions [1]. Although fractional-N phase-locked loops (PLLs) employing digital-to-time converters (DTCs) and sampling phase detectors (SPDs) have demonstrated integrated jitter below 100fs [1, 2], such a DTC remains the most challenging block in this PLL architecture. It needs to achieve a fine resolution (e.g., 0.3ps) for low quantization noise (ON) and a large delay range to cancel the quantization error (OE) due to the delta-sigma modulator (DSM) used for fractional-N synthesis (e.g., 400ps for a5GHz VCO and mash1-1 DSM). The DTC also contributes to the in-band phase noise (PN) and its nonlinearity increases the fractional spur and noise folding. Reducing the DTC range alleviates the stringent design tradeoffs among PN, linearity, and design complexity [3]. This work presents a 6GHz fractional-N sampling PLL with a DTC range-reduction technique. With the modified multi-modulus divider (MMD) and the DSM that controls it, the accumulated OE at the MMD output is halved for any given order of the DSM. The same technique can also be applied to a charge-pump PLL or a digital PLL to ease the design of the phase detector. This PLL achieves 80fsrms jitter and -72dBc fractional spur at l4.2mW power consumption. lt also supports a low-power mode with 91.5fsrms jitter and consumes 8.2mW, offering power and jitter tradeoff.
机译:用于5G新无线电的本地振荡器(LO)需要SUB-100FS RMS抖动来支持64-OAM和非理想通道条件下的$ 2 Times2 $ MIMO [1]。虽然采用数模转换器(DTC)和采样相位检测器(SPD)的分数-N锁相环(PLL)已经在100FS [1,2]以下的集成抖动中,但这样的DTC仍然是最具挑战性的块PLL架构。它需要实现用于低量化噪声(ON)的精细分辨率(例如,0.3ps),并且由于用于分数-N合成的Delta-Sigma调制器(DSM),以消除量化误差(OE)的大延迟范围(例如,A5GHz VCO和MASH1-1 DSM的40ps)。 DTC还有助于带内噪声(PN),其非线性增加了分数刺激和噪音折叠。减少DTC系列减轻了PN,线性度和设计复杂性之间严格的设计权衡[3]。这项工作介绍了一种具有DTC范围还原技术的6GHz Fractional-N采样PLL。通过修改的多模数分压器(MMD)和控制它的DSM,MMD输出处的累积OE对于DSM的任何给定顺序都会减半。相同的技术也可以应用于电荷泵PLL或数字PLL,以便于移动相位检测器的设计。这个PLL实现了80FS rms 抖动和-72dBc分数型在L4.2MW功耗下。 LT还支持带91.5FS的低功耗模式 rms 抖动和消耗8.2mW,提供电力和抖动权衡。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号