首页> 外国专利> Multicore bus architecture with non-blocking high performance transaction credit system

Multicore bus architecture with non-blocking high performance transaction credit system

机译:具有无阻塞高性能交易信用系统的多核总线架构

摘要

This invention is a bus communication protocol. A master device stores bus credits. The master device may transmit a bus transaction only if it holds sufficient number and type of bus credits. Upon transmission, the master device decrements the number of stored bus credits. The bus credits correspond to resources on a slave device for receiving bus transactions. The slave device must receive the bus transaction if accompanied by the proper credits. The slave device services the transaction. The slave device then transmits a credit return. The master device adds the corresponding number and types of credits to the stored amount. The slave device is ready to accept another bus transaction and the master device is re-enabled to initiate the bus transaction. In many types of interactions a bus agent may act as both master and slave depending upon the state of the process.
机译:本发明是一种总线通信协议。主设备存储公交车积分。主设备只有拥有足够数量和类型的公交积分才能发送公交交易。在发送时,主设备减少所存储的总线积分的数量。总线信用对应于从设备上用于接收总线事务的资源。如果附有适当的信用,从设备必须接收总线交易。从设备为事务提供服务。然后,从设备发送信用回报。主设备将相应数量的信用和类型的信用添加到存储的金额中。从设备准备接受另一个总线事务,并且重新启用主设备以启动总线事务。在许多类型的交互中,总线代理可以同时充当主服务器和从属服务器,具体取决于进程的状态。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号