...
首页> 外文期刊>Design & Test of Computers, IEEE >Toward Bug-free Multicore SoC Architectures: System Validation with Transaction-Level Models
【24h】

Toward Bug-free Multicore SoC Architectures: System Validation with Transaction-Level Models

机译:迈向无错误的多核SoC架构:具有事务级别模型的系统验证

获取原文
获取原文并翻译 | 示例

摘要

This theme issue brings to D&T readers important recent advances in functional verification of multicore SoC architectures using transaction-level models. Such a system-level approach is advocated to manage verification complexity and catch bugs early in the design cycle, so that the potential of multicore architectures can be realized for higher performance, power management, and functional diversity. Also in this issue are two features on testing and fault tolerance.
机译:这一主题问题为D&T读者带来了使用事务级别模型在多核SoC架构功能验证方面的重要最新进展。提倡使用这种系统级方法来管理验证复杂性并在设计周期的早期发现错误,以便可以实现多核体系结构的潜力,以实现更高的性能,电源管理和功能多样性。此问题中还有测试和容错的两个功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号