首页> 外国专利> Synthesized Clock Synchronization Between Network Devices

Synthesized Clock Synchronization Between Network Devices

机译:网络设备之间的综合时钟同步

摘要

A network device including frequency generation circuitry configured to generate a clock signal, a phase-locked loop configured to generate a local clock based on the clock signal, a plurality of receivers configured to receive respective data streams from respective remote clock sources, each receiver of the plurality of receivers being configured to recover a remote clock from a respective data stream, and a controller configured to identify the remote clock recovered by one of the plurality of receivers as a master clock, find a clock differential between the identified remote clock and the local clock, provide a control signal to the frequency generation circuitry responsively to the clock differential, which causes the frequency generation circuit to adjust the clock signal so as to iteratively reduce an absolute value of the clock differential.
机译:一种网络设备,包括:频率生成电路,被配置为生成时钟信号;锁相环,被配置为基于时钟信号生成本地时钟;多个接收器,被配置为从各个远程时钟源接收各个数据流,每个接收器为所述多个接收器被配置为从各自的数据流恢复远程时钟,并且控制器被配置为将由所述多个接收器之一恢复的远程时钟识别为主时钟,找到所识别的远程时钟与所述远程时钟之间的时钟差。本地时钟响应于时钟差而将控制信号提供给频率产生电路,这使频率产生电路调整时钟信号,从而迭代地减小时钟差的绝对值。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号