首页> 外国专利> ARCHITECTURE OF IN-MEMORY COMPUTING MEMORY DEVICE FOR USE IN ARTIFICIAL NEURON

ARCHITECTURE OF IN-MEMORY COMPUTING MEMORY DEVICE FOR USE IN ARTIFICIAL NEURON

机译:用于人工神经元的内存中计算内存的体系结构

摘要

An in-memory computing memory device is disclosed. The memory device comprises an array of memory cells, a plurality of word lines, a plurality of bit lines, (M+1) input circuits, a wordline driver and an evaluation circuitry. The array is divided into (M+1) lanes and each lane comprises P memory cell columns and an input circuit. The input circuit in each lane charges a predefined bit line with a default amount of charge proportional to an input synapse value and then distributes the default amount of charge to the other second bit lines with a predefined ratio based on a constant current. The evaluation circuitry couples a selected number of the bit lines to an accumulate line and convert an average voltage at the accumulate line into a digital value in response to a set of (M+1) input synapse values and the activated word line.
机译:公开了一种内存中计算存储设备。该存储装置包括存储单元阵列,多条字线,多条位线,(M + 1)个输入电路,字线驱动器和评估电路。阵列分为(M + 1)通道,每个通道包括P个存储单元列和一个输入电路。每个通道中的输入电路使用与输入突触值成比例的默认电荷量对预定义的位线进行充电,然后基于恒定电流以默认比例将默认电荷量分配给其他第二位线。评估电路响应于一组(M + 1)个输入突触值和激活的字线,将选定数量的位线耦合到一条累积线上,并将该累积线上的平均电压转换为数字值。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号