首页> 外国专利> Vertical FET process with controlled gate length and self-aligned junctions

Vertical FET process with controlled gate length and self-aligned junctions

摘要

Method and structure of forming a vertical FET. The method includes depositing a bottom source-drain layer over a substrate; depositing a first heterostructure layer over the bottom source-drain layer; depositing a channel layer over the first heterostructure layer; depositing a second heterostructure layer over the channel layer; forming a first fin having a hard mask; recessing the first and the second heterostructure layers to narrow them; filling gaps with an inner spacer; laterally trimming the channel layer to a narrower width; depositing a bottom outer spacer over the bottom source-drain layer; depositing a high-k layer on the bottom outer spacer, the first fin, and the hard mask; and depositing a metal gate layer over the high-k and top outer spacer to produce the vertical FET. Forming another structure by recessing the metal gate layer below the second inner spacer.

著录项

  • 公开/公告号US10680082B2

    专利类型

  • 公开/公告日2020.06.09

    原文格式PDF

  • 申请/专利权人

    申请/专利号US16411924

  • 发明设计人 Tenko Yamashita;Chen Zhang;

    申请日2019.05.14

  • 分类号

  • 国家 US

  • 入库时间 2022-08-21 10:55:11

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号