There has been a growing demand for wireless communications and diverse communication standards have been developed. A software-defined radio (SDR) consists of radio hardware which is programmable by software to support many standards and even emerging ones. Several technical challenges exist to realize a SDR.ududThis thesis focuses on frequency translation (FT) techniques and addresses two key challenges of SDR receivers: the robustness to out-of-band interference (OBI) and the compatibility with CMOS scaling and system-on-chip (SoC) integration. The thesis studies the principles and the limitations of existing FT techniques and proposes new circuit-and-system techniques to improve SDR receivers.ududFundamental differences between various FT techniques are highlighted by means of a classification and comparison of mixing and sampling. The suitability of RF-mixing and RF-sampling receivers to SDR is evaluated. Due to some narrowband properties, existing RF-sampling techniques are not suitable for SDR receivers.ududTo address this issue, a discrete-time (DT) mixing technique is proposed which performs mixing in the DT domain after RF sampling. It makes RF sampling more suitable to SDR receivers due to its wideband properties. A 200-to-900MHz DT-mixing downconverter with 8-times oversampling and 2nd-to-6th harmonic rejection (HR) is implemented in 65nm CMOS. To construct a complete RF-sampling receiver, a tunable LC filter and a linearized LNA are used before a DT-mixing downconverter. The RF-sampling receiver achieves a minimum NF of 0.8dB and improves HR by 30dB compared to the downconverter alone.ududTo be more robust to OBI, two FT techniques are proposed: one to improve the out-of-band linearity and the other to make the HR robust to mismatch. A low-pass blocker filtering technique makes voltage gain not at RF but at baseband simultaneously with low-pass filtering to attenuate OBI. A two-stage polyphase HR technique performs HR in two cascaded stages to dramatically improve amplitude accuracy. To also achieve high phase accuracy, a simple and accurate frequency divider is proposed. A 65nm-CMOS receiver shows +3.5dBm in-band IIP3 and +16dBm out-of-band IIP3. More than 60dB HR ratio is measured over 40 chips. The multiphase clock generator works up to 0.9GHz while the -3dB RF bandwidth is up to 6GHz.
展开▼
机译:对无线通信的需求不断增长,并且已经开发了多种通信标准。软件无线电(SDR)由无线电硬件组成,该无线电硬件可以通过软件编程以支持许多标准,甚至支持新兴标准。 ud ud本文着重于频率转换(FT)技术,并解决了SDR接收器的两个关键挑战:对带外干扰(OBI)的鲁棒性以及与CMOS缩放和片上系统(SoC)集成。本文研究了现有FT技术的原理和局限性,并提出了新的电路和系统技术来改进SDR接收器。 ud ud通过混合和采样的分类和比较,突出了各种FT技术之间的基本差异。评估了射频混频和射频采样接收机对SDR的适用性。由于某些窄带特性,现有的RF采样技术不适合SDR接收器。 ud ud为解决此问题,提出了一种离散时间(DT)混合技术,该技术在RF采样后在DT域中进行混合。由于其宽带特性,它使RF采样更适合SDR接收器。在65nm CMOS中实现了具有8倍过采样和2至6次谐波抑制(HR)的200至900MHz DT混频下变频器。为了构建完整的RF采样接收机,在DT混频下变频器之前使用可调LC滤波器和线性化LNA。与单独的下变频器相比,RF采样接收机的最小NF为0.8dB,并且将HR提高了30dB。 ud ud为了对OBI更加稳健,提出了两种FT技术:一种用于提高带外线性度,另一种是另一个原因是使HR强大地不匹配。低通阻断器滤波技术使电压增益不是在RF而是在基带,同时通过低通滤波来衰减OBI。两级多相HR技术分两个级联执行HR,以显着提高幅度精度。为了也实现高相位精度,提出了一种简单而精确的分频器。 65nm CMOS接收器显示+ 3.5dBm带内IIP3和+ 16dBm带外IIP3。在40个芯片上测得的HR比超过60dB。多相时钟发生器的最高工作频率为0.9GHz,而-3dB的RF带宽最高为6GHz。
展开▼