首页> 外文OA文献 >Energy-Efficient Digital Signal Processing Hardware Design.
【2h】

Energy-Efficient Digital Signal Processing Hardware Design.

机译:节能数字信号处理硬件设计。

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

As CMOS technology has developed considerably in the last few decades, many SoCs have been implemented across different application areas due to reduced area and power consumption. Digital signal processing (DSP) algorithms are frequently employed in these systems to achieve more accurate operation or faster computation. However, CMOS technology scaling started to slow down recently and relatively large systems consume too much power to rely only on the scaling effect while system power budget such as battery capacity improves slowly. In addition, there exist increasing needs for miniaturized computing systems including sensor nodes that can accomplish similar operations with significantly smaller power budget.Voltage scaling is one of the most promising power saving techniques due to quadratic switching power reduction effect, making it necessary feature for even high-end processors. However, in order to achieve maximum possible energy efficiency, systems should operate in near or sub-threshold regimes where leakage takes significant portion of power.In this dissertation, a few key energy-aware design approaches are described. Considering prominent leakage and larger PVT variability in low operating voltages, multi-level energy saving techniques to be described are applied to key building blocks in DSP applications: architecture study, algorithm-architecture co-optimization, and robust yet low-power memory design. Finally, described approaches are applied to design examples including a visual navigation accelerator, ultra-low power biomedical SoC and face detection/recognition processor, resulting in 2~100 times power savings than state-of-the-art.
机译:随着近几十年来CMOS技术的飞速发展,由于减小了面积和降低了功耗,因此已在不同的应用领域实现了许多SoC。这些系统中经常采用数字信号处理(DSP)算法,以实现更准确的操作或更快的计算。但是,CMOS技术的扩展最近开始放缓,并且相对较大的系统消耗的功率过多,无法仅依靠缩放效果,而诸如电池容量之类的系统功率预算却在缓慢提高。此外,对包括传感器节点在内的小型计算系统的需求也在不断增长,这些传感器节点可以以较小的功率预算完成类似的操作。由于二次开关功率降低的影响,电压缩放是最有前途的节能技术之一,这使其成为即使高端处理器。然而,为了获得最大可能的能源效率,系统应在泄漏占功率大部分的近阈值或亚阈值状态下运行。本文介绍了一些关键的能量感知设计方法。考虑到低工作电压下的显着泄漏和较大的PVT可变性,将要描述的多级节能技术已应用于DSP应用中的关键构件:架构研究,算法-架构协同优化以及稳健而低功耗的存储器设计。最后,所描述的方法被应用于包括视觉导航加速器,超低功耗生物医学SoC和面部检测/识别处理器的设计示例,与传统技术相比,可节省2到100倍的功耗。

著录项

  • 作者

    Jeon Dongsuk;

  • 作者单位
  • 年度 2014
  • 总页数
  • 原文格式 PDF
  • 正文语种 en_US
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号