首页> 外文OA文献 >Efficient implementation of filtering and resampling operations on Field Programmable Gate Arrays (FPGAs) for Software Defined Radio (SDR)
【2h】

Efficient implementation of filtering and resampling operations on Field Programmable Gate Arrays (FPGAs) for Software Defined Radio (SDR)

机译:针对软件定义无线电(SDR)的现场可编程门阵列(FPGA)的过滤和重采样操作的高效实现

摘要

In Software Defined Radios a good portion (or even the entirety) of the modulation and demodulation processes is performed in the digital domain. The data rate of the transmitted information is very important, since efficiency is a key requirement in real time implementations and cost increases considerably with the number of samples per second to be processed. In this thesis, we address the problem of efficient design of the resampling operations, so that they can be implemented on Field Programmable Gate Arrays (FPGAs). A set of filtering and resampling operations is developed in the Simulink environment through Xilinx/Simulink blocksets, where all the included subsystems of the design are fully accessible by the designer in any stage of operation. The key ingredient is the use of a Multiplier and Accumulator (MAC) architecture, which can be either time multiplexed for maximum hardware efficiency, or run on a parallel structure for maximum time efficiency.
机译:在软件定义的无线电中,调制和解调过程的很大一部分(甚至全部)是在数字域中执行的。传输信息的数据速率非常重要,因为效率是实时实现中的关键要求,并且成本随着每秒处理的样本数而显着增加。在本文中,我们解决了重采样操作的高效设计问题,以便可以在现场可编程门阵列(FPGA)上实现它们。通过Xilinx / Simulink块集在Simulink环境中开发了一组过滤和重采样操作,设计人员可以在任何操作阶段完全访问设计的所有包含子系统。关键因素是使用乘法器和累加器(MAC)架构,该架构可以进行时分复用以实现最大的硬件效率,也可以在并行结构上运行以实现最大的时间效率。

著录项

  • 作者

    Giannoulis Georgios;

  • 作者单位
  • 年度 2008
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号