首页> 外文OA文献 >Exploration and Design of Power-Efficient Networked Many-Core Systems
【2h】

Exploration and Design of Power-Efficient Networked Many-Core Systems

机译:节能网络多核系统的探索与设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Multiprocessing is a promising solution to meet the requirements of near future applications. To get full benefit from parallel processing, a manycore system needs efficient, on-chip communication architecture. Networkon- Chip (NoC) is a general purpose communication concept that offers highthroughput, reduced power consumption, and keeps complexity in check by a regular composition of basic building blocks. This thesis presents power efficient communication approaches for networked many-core systems. We address a range of issues being important for designing power-efficient manycore systems at two different levels: the network-level and the router-level.From the network-level point of view, exploiting state-of-the-art concepts such as Globally Asynchronous Locally Synchronous (GALS), Voltage/ Frequency Island (VFI), and 3D Networks-on-Chip approaches may be a solution to the excessive power consumption demanded by today’s and future many-core systems. To this end, a low-cost 3D NoC architecture, based on high-speed GALS-based vertical channels, is proposed to mitigate high peak temperatures, power densities, and area footprints of vertical interconnects in 3D ICs. To further exploit the beneficial feature of a negligible inter-layer distance of 3D ICs, we propose a novel hybridization scheme for inter-layer communication. In addition, an efficient adaptive routing algorithm is presented which enables congestion-aware and reliable communication for the hybridized NoC architecture. An integrated monitoring and management platform on top of this architecture is also developed in order to implement more scalable power optimization techniques.From the router-level perspective, four design styles for implementing power-efficient reconfigurable interfaces in VFI-based NoC systems are proposed. To enhance the utilization of virtual channel buffers and to manage their power consumption, a partial virtual channel sharing method for NoC routers is devised and implemented.Extensive experiments with synthetic and real benchmarks show significant power savings and mitigated hotspots with similar performance compared to latest NoC architectures. The thesis concludes that careful codesigned elements from different network levels enable considerable power savings for many-core systems.
机译:多处理是满足近期应用需求的有前途的解决方案。为了充分利用并行处理的优势,manycore系统需要高效的片上通信架构。片上网络(NoC)是一种通用的通信概念,可提供高吞吐量,降低的功耗并通过常规组成的基本构建块来保持检查的复杂性。本文提出了用于网络多核系统的高效节能通信方法。我们解决了一系列问题,这些问题对于在两个不同的级别(网络级别和路由器级别)设计高效节能的多核系统非常重要。从网络级别的角度出发,利用诸如全局异步本地同步(GALS),电压/频率岛(VFI)和3D片上网络方法可能是解决当今和未来多核系统所要求的过多功耗的一种解决方案。为此,提出了一种基于基于GALS的高速垂直通道的低成本3D NoC架构,以减轻3D IC中垂直互连的高峰值温度,功率密度和占位面积。为了进一步利用3D IC的层间距离可忽略不计的有益功能,我们提出了一种新颖的层间通信混合方案。另外,提出了一种有效的自适应路由算法,该算法能够为混合NoC架构提供拥塞感知和可靠的通信。为了实现更多可扩展的功耗优化技术,还开发了基于此架构的集成监视和管理平台。从路由器级别的角度出发,提出了四种设计风格,用于在基于VFI的NoC系统中实现节能高效的可重配置接口。为了提高虚拟通道缓冲区的利用率并管理其功耗,设计并实现了一种用于NoC路由器的部分虚拟通道共享方法。大量的综合基准和真实基准试验表明,与最新的NoC相比,可显着节省电能并缓解热点,并且性能相似建筑。本文的结论是,来自不同网络级别的精心设计的代码签名元素可为多核系统节省大量功率。

著录项

  • 作者

    Rahmani-Sane Amir-Mohammad;

  • 作者单位
  • 年度 2012
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号