首页> 美国政府科技报告 >VLSI (Very Large Scale Integration) Optimality of the AKS Sorting Network.
【24h】

VLSI (Very Large Scale Integration) Optimality of the AKS Sorting Network.

机译:VLs(超大规模集成)aKs分拣网络的最优性。

获取原文

摘要

Ajtai, Komlos, and Szemeredi recently proposed a sorting network of O(nlogn) comparators and O(logn) depth. Their construction is of great theoretical interest, for it shows that O(nlogn) comparisons suffice to sort n elements, even under the constraint that comparisons be nonadaptively executed in O(logn) parallel stages. At present, the AKS network appears not suitable for practical implementations, due to the large value of the constraints; however, improvements are conceivable that could make the network more attractive for real-world applications, It is therefore natural to ask what is the performance of the AKS network in the synchronous VLSI model of computation which has been proposed to capture the essential features of planar very large scale integration as a computing environment. In this model it is known that any chip capable of sorting n words of length q = (1+ alpha)logn. with alpha > 0, must satisfy a certain relationship where A is the chip area, and T is the computation time.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号