首页> 美国政府科技报告 >Bulk CMOS VLSI Technology Studies. Part 4. Design of a CMOS Microsequencer
【24h】

Bulk CMOS VLSI Technology Studies. Part 4. Design of a CMOS Microsequencer

机译:批量CmOs VLsI技术研究。第4部分.CmOs微定序器的设计

获取原文

摘要

This thesis discusses the design of a CMOS microsequencer used in a microprogrammed control organization. A preconceived data path performs most of the data manipulation functions for an LSI computer system. The operations are performed as directed by sequences of control microinstructions, which are fetched from a microcode memory using addresses generated by the microsequencer chip. A Programmable Logic Array (PLA) is selected in lieu of random logic to control the circuits within the microsequencer. Extensive use has been made of clocked CMOS over classic CMOS to achieve higher layout density and better performance. The chip has been designed using scalable design rules which means it can be fabricated in 1.2 micron or 3 microm technology. The design used double-layer metal, eliminating the need for extensive poly-interconnect lines. (Author)

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号