...
首页> 外文期刊>SIAM Journal on Scientific Computing >PRECONDITIONED ITERATIVE SOLVERS FOR INDUCTANCE EXTRACTION OF VLSI CIRCUITS
【24h】

PRECONDITIONED ITERATIVE SOLVERS FOR INDUCTANCE EXTRACTION OF VLSI CIRCUITS

机译:用于VLSI电路电感提取的预置迭代解决方案

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Parasitic extraction techniques are used to estimate signal delay in VLSI circuits.Inductance extraction is a critical component of the parasitic extraction process that involves estimation of on-chip inductive effects with high accuracy. The problem requires the solution of a large, dense, complex linear system of equations, where the unknown current must satisfy the constraint imposed by Kirchoff’s current law. In this paper, we describe a solenoidal basis method to transform the constrained linear system into an unconstrained one. The method uses discrete local solenoidal flows to represent the unknown current, and to obtain a reduced linear system. The paper proposes preconditioning techniques that do not require explicit construction of the reduced system. Numerical experiments are presented to illustrate the effectiveness of the preconditioning approach. Comparisons with a well-known inductance extraction package are provided to highlight the advantages of the proposed scheme.
机译:寄生提取技术用于估计VLSI电路中的信号延迟。电感提取是寄生提取过程的关键组成部分,涉及高精度估计片上电感效应。问题需要解决大型,密集,复杂的线性方程组,其中未知电流必须满足基尔霍夫电流定律所施加的约束。在本文中,我们描述了一种将基于约束的线性系统转换成不受约束的线性系统的螺线管基础方法。该方法使用离散的局部螺线管流来表示未知电流,并获得简化的线性系统。本文提出了不需要显式构造简化系统的预处理技术。数值实验表明了预处理方法的有效性。提供与知名电感提取套件的比较,以突出提出的方案的优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号