首页> 外文期刊>Sensors and Actuators, A. Physical >Digital-domain chopping technique for high-resolution PLL-based sensor interfaces
【24h】

Digital-domain chopping technique for high-resolution PLL-based sensor interfaces

机译:用于基于PLL的高分辨率传感器接口的数字域斩波技术

获取原文
获取原文并翻译 | 示例
           

摘要

Due to their high compatibility with scaled CMOS and emerging technologies, highly-digital time-based architectures, such as PLL-based architectures, have become an attractive alternative to amplitude-based circuits for sensor interfaces, in terms of high time resolution and the potential for low power and area scalability. Although quantization and thermal noise in PLL-based architectures can be addressed by applying noise shaping and oversampling, offset and 1/f noise limit the resolution at high oversampling ratios. Therefore, dynamic offset cancelation techniques such as chopping and autozeroing, as used in traditional amplitude-based circuits, must be adapted to such time-based implementations as well. This paper presents a digital-domain chopping technique suited for offset and 1 if-noise cancelation in applications where medium-to-high-resolution sensor interfaces are needed. System-level simulations demonstrate the benefits of this technique at high oversampling ratios. The resolution improvement is confirmed by measurements, showing the rate of 10 dB of SNR gain per decade of oversampling as expected from theory. (C) 2016 Elsevier B.V. All rights reserved.
机译:由于它们与比例缩放的CMOS和新兴技术具有高度兼容性,因此基于高时间分辨率和潜力,基于时间的高数字架构(例如基于PLL的架构)已成为传感器接口基于幅度的电路的有吸引力的替代方案。低功耗和面积可扩展性。尽管可以通过应用噪声整形和过采样来解决基于PLL的架构中的量化和热噪声问题,但偏移和1 / f噪声会限制高过采样率时的分辨率。因此,在传统的基于幅度的电路中使用的动态偏移消除技术(例如斩波和自动归零)也必须适用于此类基于时间的实现。本文提出了一种数字域斩波技术,适用于需要中至高分辨率传感器接口的应用中的偏移和1 if噪声消除。系统级仿真证明了该技术在高过采样率下的优势。通过测量证实了分辨率的提高,这显示出理论上预期的每十倍过采样的SNR增益为10 dB。 (C)2016 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号