首页> 外文期刊>EURASIP journal on applied signal processing >Design of Application-Specific Instructions and Hardware Accelerator for Reed-Solomon Codecs
【24h】

Design of Application-Specific Instructions and Hardware Accelerator for Reed-Solomon Codecs

机译:里德-所罗门编解码器专用指令和硬件加速器的设计

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents new application-specific digital signal processor (ASDSP) instructions and their hardware accelerator to efficiently implement Reed-Solomon (RS) encoding and decoding, which is one of the most widely used forward error control (FEC) algorithms. The proposed ASDSP architecture can implement various programmable primitive polynomials, and thus, hardwired RS codecs can be replaced. The new instructions and their hardware accelerator perform Galois field (GF) operations using the proposed GF multiplier and adder. Therefore, the proposed digital signal processor (DSP) architecture can significantly reduce the number of clock cycles compared with existing DSP chips. The proposed GF multiplier was implemented using the Faraday 0.25 μm standard cell library and it can perform RS decoding at a rate up to 228.1 Mbps at 130 MHz.
机译:本文介绍了新的专用数字信号处理器(ASDSP)指令及其硬件加速器,以有效地实现Reed-Solomon(RS)编码和解码,这是最广泛使用的前向错误控制(FEC)算法之一。所提出的ASDSP体系结构可以实现各种可编程的原始多项式,因此,可以替换硬连线的RS编解码器。新指令及其硬件加速器使用建议的GF乘法器和加法器执行Galois字段(GF)操作。因此,与现有的DSP芯片相比,提出的数字信号处理器(DSP)体系结构可以大大减少时钟周期数。拟议的GF乘法器是使用法拉第0.25μm标准单元库实现的,并且可以在130 MHz下以高达228.1 Mbps的速率执行RS解码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号