首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 342 mW Mobile Application Processor With Full-HD Multi-Standard Video Codec and Tile-Based Address-Translation Circuits
【24h】

A 342 mW Mobile Application Processor With Full-HD Multi-Standard Video Codec and Tile-Based Address-Translation Circuits

机译:342 mW 移动应用处理器,具有全高清多标准视频编解码器和基于瓦片的地址转换电路

获取原文
获取原文并翻译 | 示例

摘要

A full-HD (1080p30) 500 MHz mobile application processor with an H.264 HP/MPEG-2/MPEG-4 video codec is integrated on a 6.4 ?? 6.5 mm2 die in 65 nm low-power CMOS. With two parallel pipelines for macroblock processing and tile-based address translation circuits, the processor consumes 342 mW in real-time playback of a full-HD H.264 stream from a 64 b width low-power DDR-SDRAM at an operating frequency of 166 MHz at 1.2 V.
机译:全高清 (1080p30) 500 MHz 移动应用处理器和 H.264 HP/MPEG-2/MPEG-4 视频编解码器集成在 6.4 ??6.5 mm2芯片,采用65 nm低功耗CMOS封装。该处理器具有两个用于宏块处理和基于瓦片的地址转换电路的并行流水线,可在 1.2 V 电压下以 166 MHz 的工作频率从 64 b 宽的低功耗 DDR-SDRAM 实时播放全高清 H.264 流时消耗 342 mW。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号